Design and Verification of Low Latency AMBA AXI4 and ACE Protocol for On-Chip Peripheral Communication

Guardado en:
Detalles Bibliográficos
Publicado en:Wireless Personal Communications vol. 136, no. 3 (Jun 2024), p. 1811
Autor principal: Sivaranjani, P.
Otros Autores: Sasikala, S., Lavanya, A., Keerthana, M.
Publicado:
Springer Nature B.V.
Materias:
Acceso en línea:Citation/Abstract
Full Text
Full Text - PDF
Etiquetas: Agregar Etiqueta
Sin Etiquetas, Sea el primero en etiquetar este registro!

MARC

LEADER 00000nab a2200000uu 4500
001 3256865172
003 UK-CbPIL
022 |a 0929-6212 
022 |a 1572-834X 
024 7 |a 10.1007/s11277-024-11362-2  |2 doi 
035 |a 3256865172 
045 2 |b d20240601  |b d20240630 
100 1 |a Sivaranjani, P.  |u Kongu Engineering College, Department of Electronics and Communication Engineering, Perundurai, India (GRID:grid.252262.3) (ISNI:0000 0001 0613 6919) 
245 1 |a Design and Verification of Low Latency AMBA AXI4 and ACE Protocol for On-Chip Peripheral Communication 
260 |b Springer Nature B.V.  |c Jun 2024 
513 |a Journal Article 
520 3 |a The expeditious development of the technologies result in immeasurable growth in Integrated Circuit chips. The on-chip communication description plays a major role in connection and management of the functional blocks of the system on chip. The Advanced eXtensible Interface (AXI) and AXI Coherence Extension are the two protocols introduced in the later version of AMBA. AXI4 is the high speed bus which has five channels for write and read operation with handshaking mechanism for control transmission. ACE have three channels in addition to the existing channels in AXI4 for cache coherence. This work focuses on the design and analysis of AXI4 and ACE protocols using Verilog language and test bench environment with help of the system Verilog environment. The functional verification of AXI and ACE interconnects, simulation waveforms developed using Cadence Xcelium EDA (Electronic Design Automation) tool and explored as per expectation without any change in the features of DUT (Design Under Test).The design is verified for both 16 bytes and 256 bytes per transfer providing 4 transfers and 4 bytes per transfer for transferring 16 bytes in a single transaction and providing 16 transfers and 16 bytes per transfer for transferring 256 bytes in a single transaction. Thus, the work shows that ACE protocol supports the snooping concept additionally to overcome cache coherence problem along with the features of AXI protocol. The environment completely encloses the DUT while monitoring those protocol's performance. The key benefit of creating a system Verilog testbench is that verification engineers will spend less time in verifying the design since the testbench is reusable. The features of this protocol help in improving the bandwidth and latency of data transfers and transactions during the communications between the peripherals. 
653 |a Design 
653 |a Waveforms 
653 |a Channels 
653 |a Verification 
653 |a Electronic design automation 
653 |a Integrated circuits 
653 |a Protocol 
653 |a Semiconductors 
653 |a Communication 
653 |a System on chip 
653 |a Fuzzy logic 
653 |a Coherence 
700 1 |a Sasikala, S.  |u Kongu Engineering College, Department of Electronics and Communication Engineering, Perundurai, India (GRID:grid.252262.3) (ISNI:0000 0001 0613 6919) 
700 1 |a Lavanya, A.  |u Kongu Engineering College, Department of Electronics and Communication Engineering, Perundurai, India (GRID:grid.252262.3) (ISNI:0000 0001 0613 6919) 
700 1 |a Keerthana, M.  |u Kongu Engineering College, Department of Electronics and Communication Engineering, Perundurai, India (GRID:grid.252262.3) (ISNI:0000 0001 0613 6919) 
773 0 |t Wireless Personal Communications  |g vol. 136, no. 3 (Jun 2024), p. 1811 
786 0 |d ProQuest  |t Advanced Technologies & Aerospace Database 
856 4 1 |3 Citation/Abstract  |u https://www.proquest.com/docview/3256865172/abstract/embedded/7BTGNMKEMPT1V9Z2?source=fedsrch 
856 4 0 |3 Full Text  |u https://www.proquest.com/docview/3256865172/fulltext/embedded/7BTGNMKEMPT1V9Z2?source=fedsrch 
856 4 0 |3 Full Text - PDF  |u https://www.proquest.com/docview/3256865172/fulltextPDF/embedded/7BTGNMKEMPT1V9Z2?source=fedsrch