Verification methods for complex-functional blocks in CAD for chips deep submicron design standards
Gespeichert in:
| Veröffentlicht in: | E3S Web of Conferences vol. 376 (2023), p. n/a |
|---|---|
| 1. Verfasser: | |
| Weitere Verfasser: | , , |
| Veröffentlicht: |
EDP Sciences
|
| Schlagworte: | |
| Online-Zugang: | Citation/Abstract Full Text - PDF |
| Tags: |
Keine Tags, Fügen Sie das erste Tag hinzu!
|
| Abstract: | The article discusses the design stages of very large-scale integrated circuits (VLSI) and the features of the procedure for verifying complex-functional VLSI blocks. The main approaches to microcircuit verification procedures are analyzed to minimize the duration of verification cycles. In practice, a combination of several approaches to verification is usually used. |
|---|---|
| ISSN: | 2555-0403 2267-1242 |
| DOI: | 10.1051/e3sconf/202337601090 |
| Quelle: | Engineering Database |